[1]JEDEC, "Power and Temperature Cycling," JEDEC Standard JESD22-A105C, Solid State Technology Association, 2004
[2]B. L. Chen, X. Q. Shi, G. Y. Li, K. H. Ang, and J. P PICkering, "Rapid Temperature Cycling Methodology for Reliability Assessment of Solder Interconnection in Tape Ball Grid Array Assembly," Trans. ASME, J. Electronic. Packag., 127, pp. 466-473, 2005.
[3]John H. Lau, Solder Joint Reliability, Van Nostrand Reinhold, New York, 1991
[4]范振澤,「剪力與彎曲測試用於替代覆晶球柵陣列構裝元件溫度循環可靠度測試之適用性研究」,碩士論文,元智大學機械工程研究所,台灣,2008[5]Y. Zhao, C. Basaran, A. Carwright and T. Dishongh, “Inelastic Behavior of MicAroelectronics Solder Joints Under Concurrent Vibration and Thermal Cycling,” IEEE Inter Society Conference on Thermal Phenomena, pp. 174-180, 2000.
[6]L. Goldmann, R.T Howard, D.A. Jeannette, “Package Reliability,” Microelectronics packaging handbook, vol. l. Chapman &; Hall, New York, 1997. p. 469–71.
[7]G. D. Giacomo, Failure mechanisms and modeling. In: Reliability of electronic packages and semiconductor devices. New York: McGraw-Hill; 1998. p. 154–297.
[8]A. Dasguptam, Failure mechanism models for cyclic fatigue. IEEE Trans Reliab 1993;42(4):548–55.
[9]J. H. L. Pang, D. Y. R. Chong, and T. H. Low“Thermal Cycling Analysis of Flip Chip Solder Joint Reliability”, IEEE Transactions on Components and Packaging Technology, Vol.24, NO. 4, December 2001, pp. 705-712.
[10]R. Darveaux, K. Banerji, Fatigue analysis of flip chip assemblies using thermal stress simulations and a coffin–mason relation. In Proceedings, 41st, electronic components and technology conference, 1991. p. 797–805.
[11]X.W Zhang, S.W.R Lee. Effects of temperature profile on the life prediction of PBGFA solder joints under thermal cycling. Key Eng Mater 1998;145–149:1133–8.
[12]Qi Yan, Rex Lam, R. Ghorbani Hamid, Sungovsky Polina, k. Spelt Jan, “Temperature profile effects in accelerated thermal cycling of SnPb and Pb-free solder joints”,Microelectronics Reliability, 2005
[13]J.W.C de Vries, M.Y, Jansen,W.D.van Driel, “On the difference between thermal cycling and thermal shock testing for board level reliability of soldered interconnections”, Microelectronics Reliability, 2006
[14]陳碩鴻,「溫度循環對於電子產品之破壞效應評估」,碩士論文,國立中央大學機械工程研究所,台灣,2000[15]T. Dishongh, C. Basaran, A. N. Cartwright,“Impact of temperature cycle profile on fatigue life of solder joints”, IEEE Transactions on Advanced Packaging, Vol. 25, No. 3, 2002. Pp.433-438
[16]Y. Guo, J. S. Corbin, “Reliability of Ceramic Ball Grid Array Assembly,” Ball Grid Array Technology, J. H. Lau Editor, McGraw-Hill, 1995.
[17]Z.P. Wang, Y.M. Tan, K.M. Chua, “Board level reliability assessment of chip scale packages”, Microelectronics Reliability, 1999
[18]P. Towashiraporn, K. Gall, G. Subbarayan, B. McIlvanie, B.C. Hunter, “Power cycling thermal fatigue of Sn–Pb solder joints on a chip scale package”, International Journal of Fatigue, 2003
[19]T.Nguyen Tung, Donggun Lee, B.Kwak Jae, Park Seungbae, “Effect of glue on reliability of flip chip BGA packages under thermal cycling” Microelectronics Reliability, 2010
[20]J. de Vries, M. Jansen, W. van Driel, “Solder-joint reliability of HVQFN-packages subjected to thermal cycling” Microelectronics Reliability, 2009
[21]Tong Hong Wang, Ching-Chun Wang, Yi-Shao Lai, “Optimization of board-level thermomechanical reliability of high performance flip-chip package assembly” , Microelectronics Engineering, 2007
[22]Bart Vandevelde, Mario Gonzalez, Paresh Limaye, Petar Ratchev, Eric Beyne, “Thermal cycling reliability of SnAgCu and SnPb solder joints: A comparison for several IC-packages” , Microelectronics Reliability, 2006
[23]R. Darveaux, K. Banerji, Constitutive relations for tin-based solder joints. IEEE Trans Compon, Hybr Manuf Technol 1992;15(6): 1013–24
[24]Darveaux Robert, Heckman Jim, Syed Ahmer, Mawer Andrew, “Solder joint fatigue life of fine pitch BGAs - impact of design and material choices”, Microelectronics Reliability, 1999
[25]魏志鋼,「DOM產品可靠度試驗」,碩士論文,私立華梵大學工業工程與經營資訊學系所,台灣,2006
[26]N. Pascoe, “Environmental Stress Screening of Electronic Assemblies, a Thermal Transient Study” ,Electronic Components and Technology Conference, pp. 93-98, 1993
[27]W. Nelson, “Accelerated Testing, Statistical Models, Test Plans and Data Analyses”, John Wiley &; Sons Inc., 1990.
[28]A. Abel Lois, Ferjutz Kelly, Thomas Penelope, D. Wheaton Nikki, “Electronic Materials Handbook”,ASM NTERNATIONAL, 1989
[29]Jianwen Luo, Kui Ying, Ping He, Jing Bai,“Properties of Savitzky–Golay digital differentiators” ,Digital Signal Processing, 2004
[30]Jianwen Luo, Kui Ying, Ping He, Jing Bai,“Savitzky–Golay Smoothing and differentiation filter for even number data” ,Digital Signal Processing, 2005
[31]JEDEC, "Monotonic Bend Characterization of Board-Level Interconnects", JEDEC Standard IPC/JESD-9702, Solid State Technology Association, 2004